Advanced ASIC Chip Synthesis : (Record no. 13159)
[ view plain ]
000 -LEADER | |
---|---|
fixed length control field | 02192nam a22001697a 4500 |
020 ## - INTERNATIONAL STANDARD BOOK NUMBER | |
ISBN | 9781475776294 |
082 ## - DEWEY DECIMAL CLASSIFICATION NUMBER | |
Classification number | 621.3815 |
Item number | BHA |
100 ## - MAIN ENTRY--AUTHOR NAME | |
Personal name | Bhatnagar, Himanshu |
245 ## - TITLE STATEMENT | |
Title | Advanced ASIC Chip Synthesis : |
250 ## - EDITION STATEMENT | |
Edition statement | 2nd Ed. |
260 ## - PUBLICATION, DISTRIBUTION, ETC. (IMPRINT) | |
Place of publication | New York |
Name of publisher | Springier Science+Business Media, LLC |
Year of publication | 2002 |
300 ## - PHYSICAL DESCRIPTION | |
Number of Pages | xxv, 328p. : ill. ; |
500 ## - GENERAL NOTE | |
General note | It includes Appendix and Index Pages <br/>Advanced ASIC Chip Synthesis: Using Synopsys® Design Compiler® Physical Compiler® and PrimeTime®, Second Edition describes the advanced concepts and techniques used towards ASIC chip synthesis, physical synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the entire ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is covered in detail.<br/>The emphasis of this book is on real-time application of Synopsys tools, used to combat various problems seen at VDSM geometries. Readers will be exposed to an effective design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, physical synthesis, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-around described in detail. In addition, crucial issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed at length. Furthermore, the book contains in-depth discussions on the basis of Synopsys technology libraries and HDL coding styles, targeted towards optimal synthesis solution.<br/>Target audiences for this book are practicing ASIC design engineers and masters level students undertaking advanced VLSI courses on ASIC chip design and DFT techniques. |
650 #0 - SUBJECT ADDED ENTRY--TOPICAL TERM | |
Topical Term | Compilers (Computer programs); Logic design--Data processing; Application-specific integrated circuits--Computer-aided design; Systems engineering; Computer-aided design; Engineering; Computer engineering; Logic design |
856 ## - ELECTRONIC LOCATION AND ACCESS | |
Uniform Resource Identifier | https://www.springer.com/in/book/9780792376446 |
942 ## - ADDED ENTRY ELEMENTS (KOHA) | |
Koha item type | Books |
Collection code | Home library | Current library | Shelving location | Date acquired | Source of acquisition | Cost, normal purchase price | Full call number | Accession Number | Koha item type |
---|---|---|---|---|---|---|---|---|---|
ECE | Mahindra University VNLRC | Mahindra University VNLRC | General Stacks | 22/08/2022 | SBH | 11857.00 | 621.3815 BHA | 15124 | Reference |
ECE | Mahindra University VNLRC | Mahindra University VNLRC | General Stacks | 22/08/2022 | SBH | 11857.00 | 621.3815 BHA | 15125 | Reference |